

#### Lesson 2

# **Design Entities**

This lesson will introduce you to the design entity, which is the VHDL language construct for describing hierarchical hardware designs. Not everything will be explained here; some of the detail will be covered in subsequent lessons.



1 of 59

We're going to start by learning about the design entity. A design entity is used to describe a block of hardware.

Let's begin with a simple example: an and-or-invert gate.





Design Entities

2 of 59

A design entity is divided into two parts: the entity and the architecture. The entity describes the interface - the inputs and outputs.

The entity must be given a name, which may optionally be repeated at the end of the entity.

Α ——

3 \_\_\_\_

c —

D \_\_\_\_

entity AOI is
 ...
end AOI;

—— F

Glossary Find Copy Help Back

Design Entities

3 of 59

The architecture describes what is inside the block of hardware - its behaviour or structure. The architecture must also be given a name, which may optionally be repeated at the end of the architecture.

An entity can have more than one architecture.



```
entity AOI is
...
end AOI;
architecture V1 of AOI is
...
begin
...
end V1;
```





4 of 59

The pins around the block of hardware are described as ports in the entity.

Each port is named in the entity, and is classified as in or out. Ports with the same classification can be listed together, separated by commas, as shown.

A — F — F

```
entity AOI is
   port (A, B, C, D: in ...
        F: out ...);
end AOI;
```



Glossary

# The Design Entity

Design Entities

5 of 59

In a simple example like this, the architecture can describe the boolean function of the hardware component using a signal assignment, indicated by the special symbol <=.

The name of the output port goes on the left hand side of the assignment.

Find Copy Help Back



```
entity AOI is
   port (A, B, C, D: in ...
F: out ...);
end AOI;

architecture V1 of AOI is
begin
   F <= ...
end V1;</pre>
```

6 of 59

On the right hand side of the signal assignment is an expression which calculates the value of the output from the value of the inputs.



```
entity AOI is

port (A, B, C, D: in ...);

end AOI;

architecture V1 of AOI is

begin

F <= not((A and B) or (C and D));

end V1;
```



7 of 59

Each port has a data type which describes the kind of information which can pass through the port. This may seem odd, since it is clear that each port represents just one physical pin, but this will not always be the case.

The type STD\_LOGIC indicates that each port carries just one digital logic value, either '0' or '1'. The value on each port can change over time.





```
entity AOI is
  port (A, B, C, D: in STD_LOGIC;
      F: out STD_LOGIC);
end AOI;

architecture V1 of AOI is
begin
  F <= not((A and B) or (C and D));
end V1;</pre>
```

Design Entities

8 of 59

The type STD\_LOGIC is defined in the package STD\_LOGIC\_1164 on library IEEE.

The two lines starting library and use appear at the top of many entities, and tell the VHDL compiler where to find the definition of STD\_LOGIC.



```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
entity AOI is
  port (A, B, C, D: in STD_LOGIC;
       F: out STD_LOGIC);
end AOI;
architecture V1 of AOI is
begin
  F <= not((A and B) or (C and D));
end V1;</pre>
```





9 of 59

Data types are often defined in a package.

Confusingly, a VHDL package does NOT represent a physical package, but is just a language construct where common, shared definitions can be placed.



```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
entity AOI is
  port (A, B, C, D: in STD_LOGIC;
  F: out STD_LOGIC);
end AOI;

architecture V1 of AOI is
begin
  F <= not((A and B) or (C and D));
end V1;</pre>
```





10 of 59

By the way, you may have noticed that some words are written in lower case, and others in upper case.

Well, VHDL is not case sensitive, so it does not actually matter! However, it is a good idea to have a convention, so in these examples built-in reserved keywords are in lower case, and user defined names in upper case.



```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
entity ACI is
  port (A, B, C, D: in STD_LOGIC;
      F: out STD_LOGIC);
end ACI;

architecture V1 of ACI is
begin
  F <= not((A and B) or (C and D));
end V1;</pre>
```





11 of 59

Here is the comple design entity. Click on the hotwords for a further explanation of each detail of the VHDL description.

When you've finished, move on to the exercises that follow. If you have difficulty with an exercise, you should review the earlier part of the lesson before proceeding.



```
library IEEE;
                        use IEEE.STD LOGIC 1164.all;
                        entity AOI is
                          port (A, B, C, D: in STD LOGIC;
                                F: out STD LOGIC);
                        end AOT:
                        architecture V1 of AOI is
                        begin
                          F \le not((A and B) or (C and D));
Glossary Find Copy Help Back
                        end V1;
```



#### Exercise 1

12 of 59

Using the mouse, sort the lines into the correct order by dragging them up and down.

Do not press the up arrow key!

Check Answer

Correct! Well done. Try the next exercise.

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
entity AOI is
   port (A, B, C, D: in STD_LOGIC;
        F: out STD_LOGIC);
end AOI;
architecture V1 of AOI is
begin
   F <= not((A and B) or (C and D));
end V1;</pre>
```

Correct.

#### Exercise 2

Design Entities

13 of 59

Drag and drup each VHDL term into the appropriate slot.

architecture

= the internal function of a block of hardware

port

= a pin

std\_logic

= a type representing one bit of information

design entity

= the complete definition of a block of hardware

entity

= the definition of the interface to a block of hardware

package

= a place to put common definitions





Design Entities

14 of 59

Let's now see how we can add internal connections to our design entity. We'll modify the AOI to include separate interconnected gates, instead of one boolean function.







15 of 59

We're now going to construct a second alternative architecture named V2 for our AOI entity.

The main reason for having architectures in VHDL is so that you can create more than one description for the same piece of hardware. This second variant of the AOI is named V2, although the name can be whatever you like.



```
architecture V2 of AOI is
    ...
begin
    ...
end V2;
```



Design Entities

16 of 59

An internal connection is described in VHDL as a signal defined inside an architecture.

Each signal has a type, and signals with the same type can be listed together.



```
architecture V2 of AOI is
    signal AB, CD, O: STD_LOGIC;
begin
    ...
end V2;
```





17 of 59

The function of each gate is described by a concurrent signal assignment. The order in which the assignments are written has no effect on their behaviour.

Each signal assignment will be synthesized to the equivalent combinational logic gates, as shown in the diagram.



```
architecture V2 of AOI is
   signal AB, CD, O: STD_LOGIC;
begin
   AB <= A and B after 2 NS;
   CD <= C and D after 2 NS;
   O <= AB or CD after 2 NS;
   F <= not O after 1 NS;
end V2;</pre>
```



Design Entities

18 of 59

A concurrent signal assignment is triggered by an event on a signal. An event is a change in value.

An event on the input port A would trigger the assignment to AB.

А

```
port (A, B, C, D: in STD_LOGIC;
...
AB <= A and B after 2 NS;</pre>
```



Design Entities

19 of 59

The signal assignment first calculates the value of the expression on the right hand side.



AB <= A and B after 2 NS;



Design Entities

20 of 59

The signal assignment then schedules a future event on the signal on the left hand side of the assignment to occur after the given delay.

The delay is very important for simulation, but not for synthesis. Synthesis tools ignore delays in signal assignments! Delay information for synthesis must be specified separately in the form of timing constraints.



AB <= A and B after 2 NS;



Design Entities

21 of 59

After 2 NS have elapsed, the event on AB occurs, which triggers the assignment to O. An event is scheduled to occur on O after a further delay of 2 NS. That event in turn triggers the assignment to F.

The total delay from A to F is 2 + 2 + 1 = 5 NS.



```
AB <= A and B after 2 NS;
CD <= C and D after 2 NS;
O <= AB or CD after 2 NS;
F <= not O after 1 NS;
```





#### Exercise 3

22 of 59

If an event occurs on A at time 0 NS, at what time does F change value.
(Type your answer in the box, then hit the Enter key.)

Correct. The event on A triggers the assignment to C, which then triggers the assignment to F. The 1st assignment to A does not contribute.

```
Glossary Find Copy Help Back
```

```
architecture V1 of Logic is
  signal A, C: Std_logic;
begin
  A <= not D after 1 NS;
  F <= C xor D after 2 NS;
  C <= A xor B after 4 NS;
end V1;</pre>
```

6 NS



The Answer

23 of 59

Let's now see how to build a hierarchy of design entities.

We will take the AOI gate and connect it to an inverter to build a multiplexer. The entity is shown here.



```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
entity MUX2 is
  port (SEL, A, B: in STD_LOGIC;
       F: out STD_LOGIC);
end MUX2;
```





24 of 59

Each lower level design entity must be declared as a component within the architecture. The component declaration repeats the name and the ports of the corresponding lower level entity.

A component is analogous to a chip socket - it creates an extra interface which allows more flexibility when building a hierarchical system out of its component parts.

```
architecture STRUCTURE of MUX2 is
  component INV
  port (A: in STD_LOGIC;
     F: out STD_LOGIC);
  end component;
  component AOI
    port (A, B, C, D: in STD_LOGIC;
     F: out STD_LOGIC);
  end component;
  ...
begin
  ...
end STRUCTURE;
```





25 of 59

Each component must now be instantiated within the architecture. The term instantiation may seem like obscure jargon, but the idea is very simple. An instantiation is VHDL jargon for a unique, concurrent copy of a design entity.

This architecture contains instantiations of the components INV and AOI.

```
architecture STRUCTURE of MUX2 is
  component INV
  port (A: in STD_LOGIC;
      F: out STD_LOGIC);
  end component;
  component AOI
    port (A, B, C, D: in STD_LOGIC;
      F: out STD_LOGIC);
  end component;
  signal SELB: STD_LOGIC;
begin
  G1: INV port map(SEL, SELB);
  G2: AOI port map(SEL, A, SELB, B, F);
end STRUCTURE;
```





26 of 59

In other words, having defined a piece of hardware as a design entity, an instantiation allows you to use that description as part of another higher level description.

What is more, you can use it as many times as you wish by writing lots of instantiations, each with its own label. The same label can only be used once in a particular architecture.

```
architecture STRUCTURE of MUX2 is
  component INV
    port (A: in STD LOGIC;
          F: out STD LOGIC);
  end component;
  component AOI
    port (A, B, C, D: in STD LOGIC;
          F: out STD LOGIC);
  end component;
  signal SELB: STD LOGIC;
begin
  G1: INV port map(SEL, SELB);
 G2: AOI port map(SEL, A, SELB, B, F);
end STRUCTURE:
```





Design Entities

27 of 59

A picture is worth a thousand words, so they say! Let's illustrate our MUX2 example with a diagram.

Click anywhere on the diagram with the mouse pointer and the appropriate VHDL term will appear in the Pop-up window! Note that component instances are equivalent to chips in sockets.







Glossarv



#### Components

28 of 59

Now for the connections.

The port map makes the connections to ports on a component instantiation according to the order of the ports in the component declaration. So SELB, the third name in the port map, is connected to port C, the third port on the component.

Find Copy Help Back

```
architecture STRUCTURE of MUX2 is
 component AOI
    port (A, B, C, D: in STD LOGIC;
          F: out STD LOGIC);
 end component;
begin
 G2: AOI port map(SEL, A, SELB, B, F);
end STRUCTURE:
    SELB
```



Design Entities

29 of 59

The use of components is very important for synthesis, since it allows the hierarchy of the synthesized design to be controlled.

You can choose to synthesize your design as several separate blocks, thus steering the architecture of the design, or to "flatten" the design to a single level and allow the optimizer to change the architecture.



#### Hierarchical synthesis



#### Flat synthesis





30 of 59

In VHDL '93, there is an important change to the way hierarchy is described. You do not need components! It is possible to instantiate design entities directly, without using components as sockets! This makes the VHDL code much more straightforward and less verbose.

Once again, explore the diagram by pointing and clicking!



#### **Entity**

Architecture

```
G1: entity MORK.INV(ARCH)
port map (SEL, SELB);
```

```
G2: entity WORK.AOI(V2) port map (SEL, A, SELB, B, F);
```

VHDL '93 only!



#### Exercise 4

Design Entities

31 of 59

Use the mouse to drag the lines up and down into the correct order. There is only one correct answer.

Check Answer

Correct! Well done.

```
library IEEE;
use IEEE.STD LOGIC 1164.all;
entity E is
    port (A: in STD LOGIC;
          F: out STD LOGIC);
end E:
architecture STRUCTURE of E is
  component C
    port (X: in STD LOGIC;
          Y: out STD LOGIC);
  end component;
begin
  G1: C port map (A, F);
end STRUCTURE;
```

Correct!

#### Exercise 5

Design Entities

32 of 59

Drag and drop each of the VHDL terms into the appropriate slot.

signal

= a piece of wire

event

= a change in the value on a piece

of wire

instantiation

= a specific chip socket

port map

= the electrical connections to a

specific chip socket

assignment

= the thing that changes the value

on a piece of wire

component

= the footprint of a chip socket





#### Exercise 6

33 of 59

Which port of the Full Adder is the signal Cout connected to in the instantiation labelled FA? (Type your answer in the box, then hit the Enter key.)





#### Std\_logic\_vector

34 of 59

Now let's explore the types Std\_logic and Std\_logic\_vector. Std\_logic represents a single digital logic value. A value of this type is written in single quotes, as shown. The value 'U' means uninitialized, and 'X' means unknown.

A Std\_logic\_vector is a row of Std\_logic values, used to describe busses and vectors. Std\_logic\_vector is an array type.

```
signal B: STD LOGIC;
B <= '0';
B <= '1';
B <= 'X';
signal V: STD LOGIC VECTOR (7 downto 0);
 V)
                          Х
                              Х
                                  Х
```





#### Std\_logic\_vector

Design Entities

35 of 59

The port SEL in this 4 to 1 multiplexer is a two bit array, described by using the type Std\_logic\_vector, and giving the width of the array.



```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
entity MUX4 is
port (
    SEL:in STD_LOGIC_VECTOR(1 downto 0);
    A, B, C, D: in STD_LOGIC;
    F: out STD_LOGIC);
end MUX4;
```





Design Entities

36 of 59

The range of an array can be defined in either ascending or descending order, using the keywords to or downto. This implies the order in which the bits of the array are numbered, but actually says nothing about which bit is the most significant.

#### Descending

signal V: STD\_LOGIC\_VECTOR(7 downto 0);

signal W: STD\_LOGIC\_VECTOR(0 to 7);

Ascending



Design Entities

37 of 59

A value of type
Std\_logic\_vector is written
as a text string enclosed in
double quotes. The length
of the string must match
the number of elements
defined in the type.

#### Array of 8 elements

```
signal V: STD_LOGIC_VECTOR(7 downto 0);
...
V <= "0101xxxx";</pre>
```

String of 8 characters



38 of 59

Individual bits within an array can be accessed using an indexed name, which is a name followed by an index expression in parenthesis.

```
signal V: STD_LOGIC_VECTOR(7 downto 0);
...
V(7) <= V(6);</pre>
```

Copy bit 6 into bit 7



Design Entities

39 of 59

Each element of a Std\_logic\_vector is actually a value of type Std\_logic, so its value has to be written in single quotes.

```
signal V: STD_LOGIC_VECTOR(7 downto 0);
...
V(7) <= '1';</pre>
```





40 of 59

It is also possible to access part of an array, rather than the entire array or a single element of the array.

Accessing part of an array is called a slice name in VHDL jargon.

Array elements are copied from left to right, such that the leftmost bit on the right of the assignment is copied into the leftmost bit on the left of the assignment.

```
signal V: STD_LOGIC_VECTOR(7 downto 0);
signal W: STD_LOGIC_VECTOR(0 to 3);
...
W <= V(7 downto 4);</pre>
```

V(7) copied into W(0), V(6) into W(1) etc

leaving V(3) = '0', V(2) = '1' etc



Glossary

Find

### Exercise 7

Design Entities

41 of 59

Drag and drop each of the VHDL expressions into the appropriate slot. There is only one overall solution in which every item is correct.

Help Back

'0' "11" "0000" 0 2 3

signal P: Std\_logic\_vector(3 downto 0);

P <= ;

P( downto ) <= ;

P( ) <= .



Design Entities

42 of 59

A VHDL simulation requires not only the hardware design described in VHDL, but also test vectors described in VHDL.

A design entity which provides a simulation environment for the hardware design is commonly known as a test bench in the VHDL world.









### 

Design Entities

43 of 59

A VHDL test bench makes an instantiation of the design entity at the top of the hardware design hierarchy, and contains VHDL code to apply test vectors to the inputs of the design.

The test bench architecture may also include VHDL code to analyze the outputs of the design. Test benches are never synthesized, of course!





Design Entities

44 of 59

Let's look at a test bench for the design entity MUX4.

The entity for a test bench is usually empty. This is important, as many VHDL simulators do not permit ports on top level entities.

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
entity TEST_MUX4 is
end;
```







45 of 59

The test bench architecture includes a component declaration corresponding to the MUX4 design entity, because we want the MUX4 as a lower level hierarchical block in the test bench.

The component declaration repeats the ports from the entity.

```
architecture BENCH of TEST_MUX4 is

component MUX4
  port (SEL: in
         STD_LOGIC_VECTOR(1 downto 0);
       A, B, C, D: in STD_LOGIC;
       F: out STD_LOGIC);
  end component;
  ...
begin
...
end BENCH;
```





Design Entities

46 of 59

We also need an instantiation of the component. This is critical, because it is the instantiation that actually creates a copy of the MUX4, not the component declaration.

The instantiation includes a port map to connect up the ports of the component.

```
architecture BENCH of TEST MUX4 is
  component MUX4
    port (SEL: in STD LOGIC VECTOR
                          (1 downto 0);
          A, B, C, D: in STD LOGIC;
                     : out STD LOGIC);
  end component;
begin
  M: MUX4 port map(SEL, A, B, C, D, F);
end BENCH;
```





Design Entities

47 of 59

The signals that are connected to the ports of the MUX4 must also be declared in the architecture. These signals represent internal connections within the test bench.

```
architecture BENCH of TEST_MUX4 is
    ...
    signal SEL:
        STD_LOGIC_VECTOR(1 downto 0);
    signal A, B, C, D, F: STD_LOGIC;

begin
    ...
    M: MUX4 port map(SEL, A, B, C, D, F);
end BENCH;
```







48 of 59

Finally, the test bench must generate the test vectors to be applied to the input ports of the MUX4. This is done with concurrent signal assignments to the signals declared in the architecture.

Each signal assignment creates several events on a signal at the times given in the assignment.

```
architecture BENCH of TEST MUX4 is
begin
  SEL <= "00", "01" after 30 NS,
  "10" after 60 NS, "11" after 90 NS,
  "XX" after 120 NS, "00" after 130 NS;
  A <= TXT
       '0' after 10 NS,
       '1' after 20 NS:
  B <= 'X',
     '0' after 40 NS,
       '1' after 50 NS;
  C <= 'X',
       '0' after 70 NS.
       '1' after 80 NS;
  D \le TX^{\dagger}.
      '0' after 100 NS,
      '1' after 110 NS:
end BENCH:
```





49 of 59

In order to clarify the meaning of these signal assignments, let's try to visualize what these test vectors look like graphically. This is shown in the diagram opposite.

Glossary Find Copy Help Back

```
SEL <= "00", "01" after 30 NS,
"10" after 60 NS, "11" after 90 NS,
"XX" after 120 NS, "00" after 130 NS;
A <= 'X', '0' after 10 NS,
         '1' after 20 NS;
B <= 'X', '0' after 40 NS,
   '1' after 50 NS;
C <= 'X', '0' after 70 NS,
          '1' after 80 NS;
SEL(1)
SEL(0)
Д
B
```





### Exercise 8

50 of 59

Drag and drop the fragments of VHDL code into the appropriate slots in the architecture to make a complete test bench.

library IEEE; use IEEE.STD\_LOGIC\_1164.all; entity TestBench is

end:

architecture V1 of TestBench is

component C
port(P:in Std\_logic;Q:out Std\_Logic);
end component;

"1" after 10 NS;

L: C port map (A, F);

signal A: Std\_logic; signal F: Std\_logic;

A <= '0'.

port (A in Std\_logic;
 F: out Std\_logic);

Glossary Find Copy Help Back

end;

begin



Design Entities

51 of 59

So, a design written in VHDL consists of many design entities (representing hierarchical blocks), and also a few packages (containing common definitions).

In order to simulate or synthesize the hierarchy, we must select the entity and architecture to be used for each component instantiation throughout the hierarchy.







52 of 59

VHDL contains a construct for selecting which entities and architectures are to be used. This is called the configuration.

A configuration is a separate piece of VHDL text, and must be given a name which optionally may be repeated at the end of the configuration.

```
configuration CFG_MUX4 of TEST_MUX4 is
  for BENCH
  end for;
end CFG_MUX4;
```







53 of 59

A configuration always belongs to a specific entity, in this case the top level test bench TEST\_MUX4.

```
entity TEST_MUX4 is
end;
...

configuration CFG_MUX4 of TEST_MUX4 is
  for BENCH
  end for;
end CFG_MUX4;
```







54 of 59

A configuration always configures a specific architecture, which is named immediately inside the configuration. BENCH is the architecture of entity TEST\_MUX4.

Note that it is the test bench being configured, not the design under test. BENCH is the architecture of the test bench.

```
architecture BENCH of TEST_MUX4 is
...
end;

configuration CFG_MUX4 of TEST_MUX4 is
  for BENCH
  end for;
end CFG_MUX4;
```





55 of 59

The VHDL standard defines some default rules for how component instantiations are to be configured in the absence of explicit instructions.

By default, an entity with the same name and ports as the component is used, together with the most recently compiled architecture.

```
component MUX4
 port (SEL in
        STD LOGIC VECTOR (1 downto 0);
        A, B, C, D: in STD LOGIC;
       F: out STD LOGIC);
end component;
entity MUX4 is
 port (SEL: in
        STD LOGIC VECTOR (1 downto 0);
        A, B, C, D: in STD LOGIC;
       F: out STD LOGIC);
end MUX4:
```



**Design Entities** 

56 of 59

Despite these rules, many VHDL tools insist that the minimal configuration declaration shown here must exist for the top level design entity in the hierarchy!

```
configuration CFG_MUX4 of TEST_MUX4 is
  for BENCH
  end for:
end CFG MUX4;
```







Design Entities

57 of 59

Some VAIDL tools go further, and insist that any entities to be used are made directly visible to the compiler in the configuration declaration.

The use clause shown makes the entity MUX4 visible, so it can be used for the MUX4 component in architecture BENCH.

This completes our tour of design entities.

```
use WORK.all;
configuration CFG_MUX4 of TEST_MUX4 is
  for BENCH
  end for;
end CFG_MUX4;
```





### Exercise 9

Design Entities

58 of 59

Choose the definition which most accurately describes the purpose of a configuration.



To define the functionality of the design hierarchy



To define the connections between components



To tell the compiler where to find the architectures available for an entity



To define which entities and architectures are used in the design hierarchy



Correct! The "minimal"



### Exercise 10

Design Entities

59 of 59

Assemble a minimal configuration for the given architecture out of the parts provided! Note that some of the parts are not used!

Incorrect! Try again.

Find Copy

Glossary

Help Back

```
entity Top is
end Top;
                                        Bench
architecture Bench of Top is
  component Main
  end component;
                                          for
begin
                                          18
end Bench:
                                  Main
                                         Main
configuration
              Cfg
                             Top
                      of
                                     İS.
          Bench
                                           of
     for
    end
           Top
         Cfg
 end
```